- Dual Versions of the SN54LS90 and SN74LS90 Counters
- Individual Clock, Direct Clear, and Set-to-9
  Inputs for Each Decade Counter
- Dual Counters Can Significantly Improve System Densities as Package Count Can Be Reduced by 50%
- Maximum Count Frequency of 25 MHz . . . 35 MHz Typical
- Buffered Outputs Reduce Possibility of Collector Commutation
- Package Options Include Plastic Small-Outline (D) Packages, Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) DIPs

#### description

Each of these monolithic circuits contains eight master-slave flip-flops and additional gating to implement two individual 4-bit decade counters in a single package. Each decade counter has individual clock (1CLK, 2CLK), clear (1CLR, 2CLR), and set-to-9 (1SET9, 2SET9) inputs. BCD count sequences of any length up to divide-by-100 can be implemented with a single 'LS490 device. Buffering on each output is provided to significantly reduce susceptibility to collector commutation. All inputs are diode clamped to reduce the effects of line ringing. The counters have parallel outputs from each counter stage so that submultiples of the input count frequency are available for system timing signals.

SN54LS490 . . . J OR W PACKAGE SN74LS490 . . . D OR N PACKAGE (TOP VIEW)



SN54LS490 . . . FK PACKAGE (TOP VIEW)



NC - No internal connection

The SN54LS490 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74LS490 is characterized for use in industrial systems operating from 0°C to 70°C.

## CLEAR/SET-TO-9 FUNCTION TABLE (each counter)

| INP | UTS  |    | OUTI    | PUTS |         |
|-----|------|----|---------|------|---------|
| CLR | SET9 | QA | $Q_{B}$ | QC   | $Q_{D}$ |
| Н   | L    | L  | L       | L    | L       |
| L   | Н    | Н  | L       | L    | Н       |
| L   | L    |    | Co      | unt  |         |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# BCD COUNT SEQUENCE (each counter)

| COUNT |         | OUT | PUTS    |         |
|-------|---------|-----|---------|---------|
| COONT | $Q_{D}$ | QC  | $Q_{B}$ | $Q_{A}$ |
| 0     | L       | L   | L       | L       |
| 1     | L       | L   | L       | н       |
| 2     | L       | L   | Н       | L       |
| 3     | L       | L   | Н       | Н       |
| 4     | L       | Н   | L       | L       |
| 5     | L       | Н   | L       | Н       |
| 6     | L       | Н   | Н       | L       |
| 7     | L       | Н   | Н       | Н       |
| 8     | Н       | L   | L       | L       |
| 9     | Н       | L   | L       | Н       |

## logic symbol†



 $<sup>\</sup>dagger$  This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, J, N, and W packages.



## schematics of inputs and outputs



### logic diagram (each counter)



Pin numbers shown are for the D, J, N, and W packages.



SDLS125A - OCTOBER 1976 - REVISED JULY 1998

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub> (see Note 1)                       | 0.5 V to 7 V   |
|--------------------------------------------------------------------|----------------|
| Clear and set-to-9 voltage                                         |                |
| Clock input voltage                                                |                |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2): D package |                |
| N package                                                          | 78°C/W         |
| Storage temperature range, T <sub>sto</sub>                        | -65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. Voltage values are with respect to network ground terminal.

#### recommended operating conditions

|                 |                                             | SN54LS490 |     | SN74LS490 |      |     | UNIT |      |
|-----------------|---------------------------------------------|-----------|-----|-----------|------|-----|------|------|
|                 |                                             | MIN       | NOM | MAX       | MIN  | NOM | MAX  | UNIT |
| Vcc             | Supply voltage                              | 4.5       | 5   | 5.5       | 4.75 | 5   | 5.25 | V    |
| ІОН             | High-level output current                   |           |     | -400      |      |     | -400 | μΑ   |
| loL             | Low-level output current                    |           |     | 4         |      |     | 8    | mA   |
| fcount          | Count frequency                             | 0         |     | 25        | 0    |     | 25   | MHz  |
| t <sub>W</sub>  | Pulse width (any input)                     | 20        |     |           | 20   |     |      | ns   |
| t <sub>su</sub> | Clear or set-to-9 inactive-state setup time | 25↓‡      |     |           | 25↓‡ |     |      | ns   |
| T <sub>A</sub>  | Operating free-air temperature              | -55       |     | 125       | 0    |     | 70   | °C   |

<sup>‡</sup>The arrow (\$\psi\$) indicates that the falling edge of the clock pulse is used for reference.

<sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero.

SDLS125A - OCTOBER 1976 - REVISED JULY 1998

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                                 |                                                         | TEST CONDITIONS†                                                                |                                                                                           | SI                       | N74LS49 | 0    | SI   | 174LS49 | 0    | UNIT |      |
|-------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------|---------|------|------|---------|------|------|------|
| PARAMETER                                 |                                                         |                                                                                 |                                                                                           | MIN                      | TYP‡    | MAX  | MIN  | TYP‡    | MAX  |      |      |
| VIH                                       | High-level input v                                      | oltage                                                                          |                                                                                           |                          | 2       |      |      | 2       |      |      | V    |
| VIL                                       | Low-level input vo                                      | oltage                                                                          |                                                                                           |                          |         |      | 0.7  |         |      | 0.8  | V    |
| VIK                                       | Input clamp volta                                       | ge                                                                              | V <sub>CC</sub> = MIN,                                                                    | $I_{I} = -18 \text{ mA}$ |         |      | -1.5 |         |      | -1.5 | V    |
| V <sub>OH</sub> High-level output voltage |                                                         | V <sub>CC</sub> = MIN, V <sub>IH</sub><br>V <sub>IL</sub> = V <sub>IL</sub> max | = 2 V,                                                                                    | 2.5                      | 3.4     |      | 2.7  | 3.4     |      | V    |      |
| V                                         | V <sub>OL</sub> Low-level output voltage                |                                                                                 | V <sub>CC</sub> = MIN,<br>V <sub>IH</sub> = 2 V,<br>V <sub>IL</sub> = V <sub>IL</sub> max | I <sub>OL</sub> = 4 mA   |         | 0.25 | 0.4  |         | 0.25 | 0.4  | V    |
| VOL                                       |                                                         |                                                                                 |                                                                                           | I <sub>OL</sub> = 8 mA   |         |      |      |         | 0.35 | 0.5  | V    |
| 1.                                        | Input current                                           | CLR, SET9                                                                       | $V_{CC} = MAX$ ,                                                                          | V <sub>I</sub> = 7 V     |         |      | 0.1  |         |      | 0.1  | mA   |
| 11                                        | at maximum input voltage CLK                            |                                                                                 | $V_{CC} = MAX,$                                                                           | V <sub>I</sub> = 5.5 V   |         |      | 0.2  |         |      | 0.2  | IIIA |
| 1                                         | High-level                                              | igh-level CLR, SET9                                                             | V <sub>1</sub> = 2.7.V                                                                    |                          |         | 20   |      |         | 20   |      |      |
| ΙΗ                                        | input current                                           | CLK                                                                             | $V_{CC} = MAX$ , $V_{I} = 2.7 V$                                                          |                          |         |      | 100  |         |      | 100  | μΑ   |
| 1                                         | Low-level                                               | CLR, SET9                                                                       | V MAN                                                                                     | V <sub>I</sub> = 0.4 V   |         |      | -0.4 |         |      | -0.4 | mA   |
| IIL.                                      | input current                                           | CLK                                                                             | $V_{CC} = MAX,$                                                                           | v   = 0.4 v              |         |      | -1.6 |         |      | -1.6 | IIIA |
| los§                                      | IOS§ Short-circuit output current V <sub>CC</sub> = MAX |                                                                                 |                                                                                           | -20                      |         | -100 | -20  |         | -100 | mA   |      |
| ICC                                       | Supply current                                          |                                                                                 | $V_{CC} = MAX$ ,                                                                          | See Note 3               |         | 15   | 26   |         | 15   | 26   | mA   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

## switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C (see Figures 1 and 2)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)                 | TEST CONDITIONS                                                     | MIN | TYP | MAX | UNIT |
|------------------|-----------------|--------------------------------|---------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>max</sub> | CLK             | $Q_A$                          | $C_L = 15 \text{ pF},  R_L = 2 \text{ k}\Omega$                     | 25  | 35  |     | MHz  |
| <sup>t</sup> PLH | CLK             | 0.                             | $C_L = 15 \text{ pF},  R_L = 2 \text{ k}\Omega$                     |     | 12  | 20  | 20   |
| <sup>t</sup> PHL | CLK             | $Q_A$                          | OL = 15 pr, KL = 2 ks2                                              |     | 13  | 20  | ns   |
| t <sub>PLH</sub> | CLK             | 05.05                          | $C_L = 15 \text{ pF},  R_L = 2 \text{ k}\Omega$                     |     | 24  | 39  | ns   |
| <sup>t</sup> PHL | CLK             | Q <sub>B,</sub> Q <sub>D</sub> | OL = 15 pr, KL = 2 ks2                                              |     | 26  | 39  |      |
| t <sub>PLH</sub> | CLK             | 00                             | $C_{\parallel} = 15 \text{ pF},  R_{\parallel} = 2 \text{ k}\Omega$ |     | 32  | 54  | ns   |
| <sup>t</sup> PHL | OLK             | QC                             | OL = 13 pr, KL = 2 KS2                                              |     | 36  | 54  | 115  |
| <sup>t</sup> PHL | CLR             | Any                            | $C_L = 15 \text{ pF},  R_L = 2 \text{ k}\Omega$                     |     | 24  | 39  | ns   |
| t <sub>PLH</sub> | SET9            | $Q_{A, Q_D}$                   | C: -15 pE                                                           |     | 24  | 39  | no   |
| <sup>t</sup> PHL | 3E19            | $Q_{B_{I}}Q_{C}$               | $C_L = 15 \text{ pF},  R_L = 2 \text{ k}\Omega$                     |     | 20  | 36  | ns   |

<sup>&</sup>lt;sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>§</sup> Not more than one output should be shorted at a time, and duration of the short circuit should not exceed one second.

NOTE 3: ICC is measured with all outputs open, both CLR inputs grounded following momentary connection to 4.5 V, and all other inputs grounded.

#### PARAMETER MEASUREMENT INFORMATION



NOTE A: Input pulses are supplied by a generator having the following characteristics:  $t_{\Gamma} \le 15$  ns,  $t_{f} \le 6$  ns, PRR  $\le 1$  MHz, duty cycle = 50%,  $Z_{O} \approx 50 \ \Omega$ .

Figure 1. Voltage Waveforms



- NOTES: A. C<sub>I</sub> includes probe and jig capacitance.
  - B. All diodes are 1N3064 or equivalent.
  - C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - D. In the examples above, the phase relationships between inputs and outputs have been chosen arbitrarily.
  - E. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O \approx 50~\Omega$ ,  $t_f \leq$  15 ns,  $t_f \leq$  6 ns.
  - F. S1 and S2 are closed for tpLH, tpHL, tpHZ, and tpLZ; S1 is open and S2 is closed for tpZH; S1 is closed and S2 is open for tpZL.
  - G. The outputs are measured one at a time with one input transition per measurement.

Figure 2. Load Circuits and Voltage Waveforms







ti.com 24-Jun-2005

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|---------------------|-------------------------|------------------|------------------------------|
| SN74LS490N       | OBSOLETE              | PDIP            | N                  | 16                  | TBD                     | Call TI          | Call TI                      |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated